mirror of
https://github.com/tokio-rs/tokio.git
synced 2025-10-01 12:20:39 +00:00
Merge remote-tracking branch 'origin/master' into rt-threaded-rework
This commit is contained in:
commit
87247c89ec
@ -28,6 +28,94 @@ use std::task::{Context, Poll, Waker};
|
|||||||
///
|
///
|
||||||
/// Any changes to the layout of this struct _must_ also be reflected in the
|
/// Any changes to the layout of this struct _must_ also be reflected in the
|
||||||
/// const fns in raw.rs.
|
/// const fns in raw.rs.
|
||||||
|
///
|
||||||
|
// # This struct should be cache padded to avoid false sharing. The cache padding rules are copied
|
||||||
|
// from crossbeam-utils/src/cache_padded.rs
|
||||||
|
//
|
||||||
|
// Starting from Intel's Sandy Bridge, spatial prefetcher is now pulling pairs of 64-byte cache
|
||||||
|
// lines at a time, so we have to align to 128 bytes rather than 64.
|
||||||
|
//
|
||||||
|
// Sources:
|
||||||
|
// - https://www.intel.com/content/dam/www/public/us/en/documents/manuals/64-ia-32-architectures-optimization-manual.pdf
|
||||||
|
// - https://github.com/facebook/folly/blob/1b5288e6eea6df074758f877c849b6e73bbb9fbb/folly/lang/Align.h#L107
|
||||||
|
//
|
||||||
|
// ARM's big.LITTLE architecture has asymmetric cores and "big" cores have 128-byte cache line size.
|
||||||
|
//
|
||||||
|
// Sources:
|
||||||
|
// - https://www.mono-project.com/news/2016/09/12/arm64-icache/
|
||||||
|
//
|
||||||
|
// powerpc64 has 128-byte cache line size.
|
||||||
|
//
|
||||||
|
// Sources:
|
||||||
|
// - https://github.com/golang/go/blob/3dd58676054223962cd915bb0934d1f9f489d4d2/src/internal/cpu/cpu_ppc64x.go#L9
|
||||||
|
#[cfg_attr(
|
||||||
|
any(
|
||||||
|
target_arch = "x86_64",
|
||||||
|
target_arch = "aarch64",
|
||||||
|
target_arch = "powerpc64",
|
||||||
|
),
|
||||||
|
repr(align(128))
|
||||||
|
)]
|
||||||
|
// arm, mips, mips64, riscv64, sparc, and hexagon have 32-byte cache line size.
|
||||||
|
//
|
||||||
|
// Sources:
|
||||||
|
// - https://github.com/golang/go/blob/3dd58676054223962cd915bb0934d1f9f489d4d2/src/internal/cpu/cpu_arm.go#L7
|
||||||
|
// - https://github.com/golang/go/blob/3dd58676054223962cd915bb0934d1f9f489d4d2/src/internal/cpu/cpu_mips.go#L7
|
||||||
|
// - https://github.com/golang/go/blob/3dd58676054223962cd915bb0934d1f9f489d4d2/src/internal/cpu/cpu_mipsle.go#L7
|
||||||
|
// - https://github.com/golang/go/blob/3dd58676054223962cd915bb0934d1f9f489d4d2/src/internal/cpu/cpu_mips64x.go#L9
|
||||||
|
// - https://github.com/golang/go/blob/3dd58676054223962cd915bb0934d1f9f489d4d2/src/internal/cpu/cpu_riscv64.go#L7
|
||||||
|
// - https://github.com/torvalds/linux/blob/3516bd729358a2a9b090c1905bd2a3fa926e24c6/arch/sparc/include/asm/cache.h#L17
|
||||||
|
// - https://github.com/torvalds/linux/blob/3516bd729358a2a9b090c1905bd2a3fa926e24c6/arch/hexagon/include/asm/cache.h#L12
|
||||||
|
//
|
||||||
|
// riscv32 is assumed not to exceed the cache line size of riscv64.
|
||||||
|
#[cfg_attr(
|
||||||
|
any(
|
||||||
|
target_arch = "arm",
|
||||||
|
target_arch = "mips",
|
||||||
|
target_arch = "mips64",
|
||||||
|
target_arch = "riscv32",
|
||||||
|
target_arch = "riscv64",
|
||||||
|
target_arch = "sparc",
|
||||||
|
target_arch = "hexagon",
|
||||||
|
),
|
||||||
|
repr(align(32))
|
||||||
|
)]
|
||||||
|
// m68k has 16-byte cache line size.
|
||||||
|
//
|
||||||
|
// Sources:
|
||||||
|
// - https://github.com/torvalds/linux/blob/3516bd729358a2a9b090c1905bd2a3fa926e24c6/arch/m68k/include/asm/cache.h#L9
|
||||||
|
#[cfg_attr(target_arch = "m68k", repr(align(16)))]
|
||||||
|
// s390x has 256-byte cache line size.
|
||||||
|
//
|
||||||
|
// Sources:
|
||||||
|
// - https://github.com/golang/go/blob/3dd58676054223962cd915bb0934d1f9f489d4d2/src/internal/cpu/cpu_s390x.go#L7
|
||||||
|
// - https://github.com/torvalds/linux/blob/3516bd729358a2a9b090c1905bd2a3fa926e24c6/arch/s390/include/asm/cache.h#L13
|
||||||
|
#[cfg_attr(target_arch = "s390x", repr(align(256)))]
|
||||||
|
// x86, wasm, and sparc64 have 64-byte cache line size.
|
||||||
|
//
|
||||||
|
// Sources:
|
||||||
|
// - https://github.com/golang/go/blob/dda2991c2ea0c5914714469c4defc2562a907230/src/internal/cpu/cpu_x86.go#L9
|
||||||
|
// - https://github.com/golang/go/blob/3dd58676054223962cd915bb0934d1f9f489d4d2/src/internal/cpu/cpu_wasm.go#L7
|
||||||
|
// - https://github.com/torvalds/linux/blob/3516bd729358a2a9b090c1905bd2a3fa926e24c6/arch/sparc/include/asm/cache.h#L19
|
||||||
|
//
|
||||||
|
// All others are assumed to have 64-byte cache line size.
|
||||||
|
#[cfg_attr(
|
||||||
|
not(any(
|
||||||
|
target_arch = "x86_64",
|
||||||
|
target_arch = "aarch64",
|
||||||
|
target_arch = "powerpc64",
|
||||||
|
target_arch = "arm",
|
||||||
|
target_arch = "mips",
|
||||||
|
target_arch = "mips64",
|
||||||
|
target_arch = "riscv32",
|
||||||
|
target_arch = "riscv64",
|
||||||
|
target_arch = "sparc",
|
||||||
|
target_arch = "hexagon",
|
||||||
|
target_arch = "m68k",
|
||||||
|
target_arch = "s390x",
|
||||||
|
)),
|
||||||
|
repr(align(64))
|
||||||
|
)]
|
||||||
#[repr(C)]
|
#[repr(C)]
|
||||||
pub(super) struct Cell<T: Future, S> {
|
pub(super) struct Cell<T: Future, S> {
|
||||||
/// Hot task state data
|
/// Hot task state data
|
||||||
|
Loading…
x
Reference in New Issue
Block a user